# Low Voltage, 1.15 V to 5.5 V, 8-Channel Bidirectional Logic Level Translators **Data Sheet** ADG3308/ADG3308-1 #### **FEATURES** Bidirectional logic level translation Operates from 1.15 V to 5.5 V Low quiescent current < 1 $\mu$ A No direction pin #### **APPLICATIONS** Low voltage ASIC level translation Smart card readers Cell phones and cell phone cradles Portable communication devices Telecommunications equipment Network switches and routers Storage systems (SAN/NAS) Computing/server applications GPS Portable POS systems Low cost serial interfaces ## FUNCTIONAL BLOCK DIAGRAM #### GENERAL DESCRIPTION The ADG3308/ADG3308-1 are bidirectional level translators containing eight bidirectional channels. They can be used in multivoltage digital system applications, such as a data transfer between a low voltage DSP controller and a higher voltage device. The internal architecture allows the device to perform bidirectional level translation without an additional signal to set the direction in which the translation takes place. The voltage applied to $V_{CCA}$ sets the logic levels on the A side of the device, and $V_{CCY}$ sets the levels on the Y side. For proper operation, $V_{CCA}$ must always be less than $V_{CCY}$ . The $V_{CCA}$ compatible logic signals applied to the A side of the device appear as $V_{CCY}$ compatible levels on the Y side. Similarly, $V_{CCY}$ compatible logic levels applied to the Y side of the device appear as $V_{CCA}$ compatible logic levels on the A side. The enable pin (EN) provides three-state operation on both the A side and the Y side pins. When the EN pin is pulled low, the terminals on both sides of the device are in the high impedance state. For normal operation, EN should be driven high. The ADG3308 is available in a compact 20-lead TSSOP and a 20-lead LFCSP. The ADG3308-1 is available in a 20-ball WLCSP. The EN pin is referred to the $V_{\text{CCA}}$ supply voltage for the ADG3308 and to the $V_{\text{CCA}}$ supply voltage for the ADG3308-1. The ADG3308/ADG3308-1 are guaranteed to operate over the 1.15 V to 5.5 V supply voltage range and the extended -40°C to +85°C temperature range. #### PRODUCT HIGHLIGHTS - 1. Bidirectional logic level translation. - 2. Fully guaranteed over the 1.15 V to 5.5 V supply range. - No direction pin. - Packages: 20-lead TSSOP and 20-lead LFCSP (ADG3308) and 20-ball WLCSP (ADG3308-1). # **SPECIFICATIONS** $V_{CCY} = 1.65 \text{ V}$ to 5.5 V, $V_{CCA} = 1.15 \text{ V}$ to $V_{CCY}$ , GND = 0 V. All specifications $T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. <sup>1</sup> Table 1. | Parameter | Symbol | Conditions | Min | Typ <sup>2</sup> | Max | Unit | |-------------------------------------------------|--------------------------|-----------------------------------------------------------------------------|------------------------|------------------|-----------------------|------| | LOGIC INPUTS/OUTPUTS | | | | | | | | A Side | | | | | | | | Input High Voltage <sup>3</sup> | VIHA | Vcca = 1.15 V | Vcca - 0.3 | | | V | | | VIHA | V <sub>CCA</sub> = 1.2 V to 5.5 V | $0.65 \times V_{CCA}$ | | | V | | Input Low Voltage <sup>3</sup> | VILA | | | | $0.35 \times V_{CCA}$ | V | | Output High Voltage | Vона | $V_Y = V_{CCY}$ , $I_{OH} = 20 \mu A$ , see Figure 29 | Vcca - 0.4 | | | V | | Output Low Voltage | VOLA | $V_Y = 0 \text{ V, Io.} = 20 \mu\text{A, see Figure 29}$ | | | 0.4 | V | | Capacitance <sup>3</sup> | CA | f = 1 MHz, $EN = 0$ , see Figure 34 | | 10 | | pF | | Leakage Current | I <sub>LA, HIGH*Z</sub> | $V_A = 0 \text{ V or } V_{CCA}$ , EN = 0, see Figure 31 | | | ±1 | μA | | Y Side | | | | | | | | Input High Voltage <sup>3</sup> | Viry | | 0.65 × Vccy | | | V | | Input Low Voltage <sup>3</sup> | VILY | | | | $0.35 \times V_{CCY}$ | ٧ | | Output High Voltage | V <sub>OHY</sub> | $V_A = V_{CCA}$ , $I_{OH} = 20 \mu A$ , see Figure 30 | $V_{CCY} = 0.4$ | | | V | | Output Low Voltage | Voly | $V_A = 0 \text{ V}$ , $I_{OL} = 20 \mu\text{A}$ , see Figure 30 | | | 0.4 | V | | Capacitance <sup>3</sup> | Cy | f = 1 MHz, $EN = 0$ , see Figure 35 | | 6.8 | | pF | | Leakage Current | I <sub>LY, HIGH-Z</sub> | $V_Y = 0 \text{ V or } V_{CCY}$ , EN = 0, see Figure 32 | | | ±1 | μA | | Enable (EN) | | | | | | | | Input High Voltage <sup>3</sup> | VIHEN | | | | | | | ADG3308 (TSSOP, LFCSP) | | | 0.65 × Vccv | | | V | | ADG3308-1 (WLCSP) | | V <sub>CCA</sub> = 1.15 V | V <sub>CCA</sub> = 0.3 | | | V | | | | $V_{CCA} = 1.2 \text{ V to } 5.5 \text{ V}$ | $0.65 \times V_{CCA}$ | | | V | | Input Low Voltage <sup>3</sup> | VILEN | | | | | | | ADG3308 (TSSOP, LFCSP) | | | | | 0.35 × Vccv | V | | ADG3308-1 (WLCSP) | | | | | 0.35 × Vcca | V | | Leakage Current | I <sub>LEN</sub> | $V_{EN} = 0 \text{ V or } V_{CCY}, V_A = 0 \text{ V, see Figure 33}$ | | | ±1 | μΑ | | Capacitance <sup>3</sup> | CEN | | | 4.5 | | pF | | Enable Time <sup>3</sup> | ten | $R_S = R_T = 50 \Omega$ , $V_A = 0 V$ or | | 1 | 1.8 | μs | | | | $V_{CCA}(A \rightarrow Y), V_Y = 0 \text{ V or } V_{CCY}(Y \rightarrow A),$ | | | | | | | | see Figure 36 | | | | | | WITCHING CHARACTERISTICS <sup>3</sup> | + | - | | | | | | 3.3 V ± 0.3 V ≤ Vcca ≤ Vccy, Vccy = 5 V ± 0.5 V | | | | | | | | A⇒Y Level Translation | | Rs = Rt = $50 \Omega$ , Ct = $50 pF$ , see Figure 37 | | | | | | Propagation Delay | taur | 30 14 ct - 30 pr/see rigule 37 | | 6 | 10 | ns | | Rise Time | t <sub>P, A→Y</sub> | | | | | | | | t <sub>R, A+Y</sub> | | | 2 | 3.5 | ns | | Fall Time | t <sub>F, A+Y</sub> | | | 2 | 3.5 | ns | | Maximum Data Rate | D <sub>MAX, A→Y</sub> | | 50 | | | Mbp | | Channel-to-Channel Skew | t <sub>skew, A→Y</sub> | | | 2 | 4 | ns | | Part-to-Part Skew | t <sub>PPSKEW, A→Y</sub> | | | | 3 | ns | | Y→A Level Translation | | Rs = Rt = 50 $\Omega$ , CL = 15 pF, see Figure 38 | | | | | | Propagation Delay | t <sub>P,Y→A</sub> | | | 4 | 7 | ns | | Rise Time | t <sub>R,Y+A</sub> | | | 1 | 3 | ns | | Fall Time | TE YOA | | | 3 | 7 | ns | | Maximum Data Rate | | | 50 | - | • | Mbp | | | DMAX,Y+A | | 30 | 2 | 3.5 | | | Channel-to-Channel Skew | TSKEW, Y→A | | | 2 | 3.5 | ns | | Part-to-Part Skew | TPPSKEW,Y→A | | | | 2 | ns | | Parameter | Symbol | Conditions | Min | Typ² | Max | Unit | |-----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------------------------------------------|-----|------|------|------------| | $1.8 \text{ V} \pm 0.15 \text{ V} \le \text{Vcca} \le \text{Vccv}, \text{Vccv} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | | | | | | | | A→Y Level Translation | | $R_S = R_T = 50 \Omega$ , $C_L = 50 pF$ , see Figure 37 | | | | | | Propagation Delay | te asy | | | 8 | 11 | ns | | Rise Time | tr, Aay | | | 2 | 5 | ns | | Fall Time | t <sub>F, A+Y</sub> | | | 2 | 5 | ns | | Maximum Data Rate | D <sub>MAX, A+Y</sub> | | 50 | | | Mbps | | Channel-to-Channel Skew | t <sub>skew, A⇒y</sub> | | | 2 | 4 | ns | | Part-to-Part Skew | t <sub>PPSKEW, A⇒Y</sub> | | | | 4 | ns | | Y→A Level Translation | | $R_S = R_T = 50 \Omega$ , $C_L = 15 pF$ , see Figure 38 | | | | | | Propagation Delay | t <sub>P,Y→A</sub> | | | 5 | 8 | ns | | Rise Time | t <sub>R,Y-A</sub> A | | | 2 | 3.5 | ns | | Fall Time | t <sub>F, Y→A</sub> | | | 2 | 3.5 | ns | | Maximum Data Rate | D <sub>MAX,Y→A</sub> | | 50 | | | Mbps | | Channel-to-Channel Skew | t <sub>SKEW,Y→A</sub> | | | 2 | 3 | ns | | Part-to-Part Skew | t <sub>PPSKEW,Y→A</sub> | | | | 3 | ns | | $1.15 \text{ V to } 1.3 \text{ V} \le V_{CCA} \le V_{CCY}, V_{CCY} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | | | | | | | | A→Y Level Translation | | $R_s = R_T = 50 \Omega$ , $C_L = 50 pF$ , see Figure 37 | | | | | | Propagation Delay | te asy | | | 9 | 18 | ns | | Rise Time | tr, Aay | | | 3 | 5 | ns | | Fall Time | tr, a⇒y | | | 2 | 5 | ns | | Maximum Data Rate | DMAX, A⇒Y | | 40 | | | Mbps | | Channel-to-Channel Skew | tskew, A⇒Y | | | 2 | 5 | ns | | Part-to-Part Skew | TPPSKEW, A⇒Y | | | | 10 | ns | | Y→A Level Translation | | $R_S = R_T = 50 \Omega$ , $C_L = 15 pF$ , see Figure 38 | | | | | | Propagation Delay | tr, y⊋A | | | 5 | 9 | ns | | Rise Time | tr,y∌A | | | 2 | 4 | ns | | Fall Time | tr, y→A | | | 2 | 4 | ns | | Maximum Data Rate | D <sub>MAX,Y→A</sub> | | 40 | | | Mbps | | Channel-to-Channel Skew | tskew, y → A | | | 2 | 4 | ns | | Part-to-Part Skew | TPPSKEW,Y→A | | | | 4 | ns | | 115V+-12V4V 4V V -10V+02V | I I | ı | | | | I | | 1.15 V to 1.3 V $\leq$ V <sub>CCA</sub> $\leq$ V <sub>CCY</sub> , V <sub>CCY</sub> = 1.8 V $\pm$ 0.3 V<br>A $\Rightarrow$ Y Level Translation | | $R_S = R_T = 50 \Omega$ , $C_L = 50 pF$ , see Figure 37 | | | | | | Propagation Delay | | ns = nt = 3014 Ct = 30 pr, see Figure 37 | | 12 | 25 | ns | | Rise Time | te asy | | | 7 | 12 | ns | | Fall Time | tr, α⇒γ | | | 3 | 5 | | | Maximum Data Rate | TF, A-y | | 25 | 3 | 3 | ns<br>Mbps | | Channel-to-Channel Skew | DMAX, A⇒Y | | 25 | 2 | 5 | | | Part-to-Part Skew | TSKEW, A⇒Y | | | 2 | 15 | ns | | Y⇒A Level Translation | TPPSKEW, A→Y | D D 500 C 15 -5 5 30 | | | 15 | ns | | | | $R_S = R_T = 50 \Omega$ , $C_L = 15 pF$ , see Figure 38 | | 14 | 35 | | | Propagation Delay<br>Rise Time | te,y-a | | | | 35 | ns | | | TR,Y→A | | | 5 | 16 | ns | | Fall Time<br>Maximum Data Rate | TF, Y-AA | | 25 | 2.5 | 6.5 | ns<br>Mbas | | | DMAX,Y→A | | 25 | | | Mbps | | Channel-to-Channel Skew | TSKEW, Y→A | | | 3 | 6.5 | ns | | Part-to-Part Skew | TPPSKEW,Y→A | | | | 23.5 | ns | | Parameter | Symbol | Conditions | Min | Typ <sup>2</sup> | Max | Unit | |------------------------------------------------------------------------------------------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|------------------|-----|------| | $2.5 \text{ V} \pm 0.2 \text{ V} \le \text{Vcca} \le \text{Vccv}, \text{Vccv} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | | | | | | | | A→Y Level Translation | | $R_S = R_T = 50 \Omega$ , $C_L = 50 pF$ , see Figure 37 | | | | | | Propagation Delay | te asy | | | 7 | 10 | ns | | Rise Time | tr, A⇒Y | | | 2.5 | 4 | ns | | Fall Time | t <sub>F, A+Y</sub> | | | 2 | 5 | ns | | Maximum Data Rate | D <sub>MAX, A+Y</sub> | | 60 | | | Mbps | | Channel-to-Channel Skew | t <sub>skew, A⇒y</sub> | | | 1.5 | 2 | ns | | Part-to-Part Skew | t <sub>PPSKEW, A→Y</sub> | | | | 4 | ns | | Y→A Level Translation | | $R_S = R_T = 50 \Omega$ , $C_L = 15 pF$ , see Figure 38 | | | | | | Propagation Delay | t <sub>P,Y→A</sub> | | | 5 | 8 | ns | | Rise Time | t <sub>R,Y-A</sub> A | | | 1 | 4 | ns | | Fall Time | t <sub>F,Y→A</sub> | | | 3 | 5 | ns | | Maximum Data Rate | D <sub>MAX,Y→A</sub> | | 60 | | | Mbps | | Channel-to-Channel Skew | t <sub>SKEW,Y+A</sub> | | | 2 | 3 | ns | | Part-to-Part Skew | t <sub>PPSKEW,Y→A</sub> | | | | 3 | ns | | POWER REQUIREMENTS | | | | | | | | Power Supply Voltages | Vcca | Vcca ≤ Vccy | 1.15 | | 5.5 | V | | | Vccy | | 1.65 | | 5.5 | V | | Quiescent Power Supply Current | Icca | $V_A = 0 \text{ V or } V_{CCA}, V_Y = 0 \text{ V or } V_{CCY},$<br>$V_{CCA} = V_{CCY} = 5.5 \text{ V, EN} = V_{CCY}$ | | 0.17 | 1 | μА | | | Iccy | $V_A = 0 \text{ V or } V_{CCA}$ , $V_Y = 0 \text{ V or } V_{CCY}$ ,<br>$V_{CCA} = V_{CCY} = 5.5 \text{ V}$ , $EN = V_{CCY}$ | | 0.27 | 1 | μА | | Three-State Mode Power Supply Current | I <sub>HIGH-ZA</sub> | $V_{CCA} = V_{CCY} = 5.5 \text{ V, EN} = 0$ | | 0.1 | 1 | μА | | | I <sub>HIGH*ZY</sub> | $V_{CCA} = V_{CCY} = 5.5 \text{ V, EN} = 0$ | | 0.1 | 1 | μA | <sup>&</sup>lt;sup>1</sup> Temperature range is -40°C to +85°C (B Version) for the TSSOP, the LFCSP, the WLCSP, and the backside-coated WLCSP. # ABSOLUTE MAXIMUM RATINGS $T_A = 25$ °C, unless otherwise noted. Table 2. | Tuote 2. | | |---------------------------------------|--------------------------| | Parameter | Rating | | V <sub>CCA</sub> to GND | -0.3 V to +7 V | | V <sub>CCY</sub> to GND | V <sub>CCA</sub> to +7 V | | Digital Inputs (A) | -0.3 V to (Vcca + 0.3 V) | | Digital Inputs (Y) | -0.3 V to (Vccy + 0.3 V) | | EN to GND | -0.3 V to +7 V | | Operating Temperature Range | | | Extended Industrial Range (B Version) | -40°C to +85°C | | Storage Temperature Range | -65°C to +150°C | | Junction Temperature | 150°C | | θ <sub>JA</sub> Thermal Impedance | | | 20-Lead TSSOP | 78°C/W | | 20-Lead LFCSP | 30.4°C/W | | 20-Ball WLCSP | 100°C/W | | Lead Temperature, Soldering (10 sec) | 300°C | | IR Reflow, Peak Temperature (<20 sec) | 260°C (+0°C/-5°C) | Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. Only one absolute maximum rating may be applied at any one time. #### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. $<sup>^{2}</sup>$ All typical values are at T<sub>A</sub> = 25°C, unless otherwise noted. <sup>&</sup>lt;sup>3</sup> Guaranteed by design; not subject to production test. # PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS Figure 2. 20-Lead TSSOP Figure 3. 20-Lead LFCSP Figure 4. 20-Ball WLCSP **Table 3. Pin Function Descriptions** | Pin/Ball No. | | | | | |--------------|--------------------------|----|------------------|-------------------------------------------------------------------------------| | TSSOP | SOP LFCSP WLCSP Mnemonic | | Mnemonic | Description | | 1 | 19 | a4 | V <sub>CCA</sub> | Power Supply. Power supply voltage input for the A1 I/O pin to the A8 I/O pin | | | | | | $(1.15 \text{ V} \leq \text{V}_{CCA} < \text{V}_{CCY}).$ | | 2 | 20 | a3 | A1 | Input/Output A1. Referenced to V <sub>CCA</sub> . | | 3 | 1 | b4 | A2 | Input/Output A2. Referenced to V <sub>CCA</sub> . | | 4 | 2 | b3 | A3 | Input/Output A3. Referenced to Vcca. | | 5 | 3 | c4 | A4 | Input/Output A4. Referenced to Vcca. | | 6 | 4 | c3 | A5 | Input/Output A5. Referenced to V <sub>CCA</sub> . | | 7 | 5 | d4 | A6 | Input/Output A6. Referenced to V <sub>CCA</sub> . | | 8 | 6 | d3 | A7 | Input/Output A7. Referenced to Vcca. | | 9 | 7 | e4 | A8 | Input/Output A8. Referenced to Vcca. | | 10 | 8 | e3 | EN | Active High Enable Input. | | 11 | 9 | e2 | GND | Ground. | | 12 | 10 | e1 | Y8 | Input/Output Y8. Referenced to V <sub>CCY</sub> . | | 13 | 11 | d2 | Y7 | Input/Output Y7. Referenced to Vccv. | | 14 | 12 | d1 | Y6 | Input/Output Y6. Referenced to V <sub>CCY</sub> . | | 15 | 13 | c2 | Y5 | Input/Output Y5. Referenced to V <sub>CCY</sub> . | | 16 | 14 | c1 | Y4 | Input/Output Y4. Referenced to V <sub>CCY</sub> . | | 17 | 15 | b2 | Y3 | Input/Output Y3. Referenced to Vccv. | | 18 | 16 | b1 | Y2 | Input/Output Y2. Referenced to V <sub>CCY</sub> . | | 19 | 17 | a2 | Y1 | Input/Output Y1. Referenced to V <sub>CCY</sub> . | | 20 | 18 | a1 | V <sub>CCY</sub> | Power Supply. Power supply voltage input for the Y1 I/O pin to the Y8 I/O pin | | | | | | $(1.65 \text{ V} \le \text{V}_{CCY} \le 5.5 \text{ V}).$ | # TYPICAL PERFORMANCE CHARACTERISTICS Figure 5. Icca vs. Data Rate (A→Y Level Translation) Figure 6. Iccr vs. Data Rate (A→Y Level Translation) Figure 7. Icca vs. Data Rate (Y→A Level Translation) Figure 8. Iccr vs. Data Rate (Y→A Level Translation) Figure 9. lccv vs. Capacitive Load at Pin Y for $A \rightarrow Y$ (1.2 $V \rightarrow$ 1.8 V) Level Translation Figure 10. Icca vs. Capacitive Load at Pin A for $Y \rightarrow A$ (1.8 $V \rightarrow 1.2 V$ ) Level Translation Figure 11. $I_{CCY}$ vs. Capacitive Load at Pin Y for A $\rightarrow$ Y (1.8 V $\rightarrow$ 3.3 V) Level Translation Figure 12. Icca vs. Capacitive Load at Pin A for $Y \rightarrow A$ (3.3 $V \rightarrow 1.8 V$ ) Level Translation Iccy (mA) Figure 13. $I_{CCY}$ vs. Capacitive Load at Pin Y for $A \rightarrow Y$ (3.3 $V \rightarrow 5$ V) Level Translation Figure 14. $I_{CCA}$ vs. Capacitive Load at Pin A for Y $\rightarrow$ A (5 V $\rightarrow$ 3.3 V) Level Translation Figure 15. Rise Time vs. Capacitive Load at Pin Y (A→Y Level Translation) Figure 16. Fall Time vs. Capacitive Load at Pin Y (A→Y Level Translation) Figure 17. Rise Time vs. Capacitive Load at Pin A (Y→A Level Translation) Figure 18. Fall Time vs. Capacitive Load at Pin A (Y→A Level Translation) Figure 19. Propagation Delay (t<sub>PLP</sub>) vs. Capacitive Load at Pin Y (A→Y Level Translation) Figure 20. Propagation Delay (t<sub>PH</sub>) vs. Capacitive Load at Pin Y (A->Y Level Translation) Figure 21. Propagation Delay (t<sub>PtH</sub>) vs. Capacitive Load at Pin A (Y→A Level Translation) Figure 22. Propagation Delay (t<sub>PH</sub>) vs. Capacitive Load at Pin A (Y→A Level Translation) Figure 23. Eye Diagram at Y Output (1.2 V→1.8 V Level Translation, 25 Mbps) Figure 24. Eye Diagram at A Output (1.8 V→1.2 V Level Translation, 25 Mbps) Figure 25. Eye Diagram at Y Output (1.8 V→3.3 V Level Translation, 50 Mbps) Figure 26. Eye Diagram at A Output (3.3 V→1.8 V Level Translation, 50 Mbps) Figure 27. Eye Diagram at Y Output (3.3 V→5 V Level Translation, 50 Mbps) Figure 28. Eye Diagram at A Output (5 V → 3.3 V Level Translation, 50 Mbps) # **TEST CIRCUITS** Figure 29. VoH/VoL Voltages at Pin A Figure 30. VoH/VoL Voltages at Pin Y Figure 31. Three-State Leakage Current at Pin A Figure 32. Three-State Leakage Current at Pin Y Figure 33. EN Pin Leakage Current Figure 34. Capacitance at Pin A Figure 35. Capacitance at Pin Y ## A→Y DIRECTION NOTES 1. $t_{\text{EN}}$ IS WHICHEVER IS LARGER BETWEEN $t_{\text{EN1}}$ AND $t_{\text{EN2}}$ IN BOTH A $\rightarrow$ Y AND Y $\rightarrow$ A DIRECTIONS. Figure 36. Enable Time Figure 37. Switching Characteristics (A→Y Level Translation) Figure 38. Switching Characteristics (Y→A Level Translation) # TERMINOLOGY $V_{IHA}$ Logic input high voltage at Pin A1 to Pin A8. VILA Logic input low voltage at Pin A1 to Pin A8. V<sub>OHA</sub> Logic output high voltage at Pin A1 to Pin A8. VOLA Logic output low voltage at Pin A1 to Pin A8. CA Capacitance measured at Pin A1 to Pin A8 (EN = 0). I<sub>LA, HIGH-Z</sub> Leakage current at Pin A1 to Pin A8 when EN = 0 (high impedance state at Pin A1 to Pin A8). $V_{IHY}$ Logic input high voltage at Pin Y1 to Pin Y8. Viii Logic input low voltage at Pin Y1 to Pin Y8. Von Logic output high voltage at Pin Y1 to Pin Y8. VOL Logic output low voltage at Pin Y1 to Pin Y8. #### D<sub>MAX, A→Y</sub> Guaranteed data rate when translating logic levels in the A→Y direction under the driving and loading conditions specified in Table 1. ### t<sub>skew, a→y</sub> Difference between propagation delays on any two channels when translating logic levels in the A→Y direction. #### t<sub>ppskew, a→y</sub> Difference in propagation delay between any one channel and the same channel on a different part (under same driving/ loading conditions) when translating in the A→Y direction. #### t<sub>P, Y→/</sub> Propagation delay when translating logic levels in the $Y\rightarrow A$ direction. #### tr, y⊋A Rise time when translating logic levels in the Y→A direction. #### tf, y⇒a Fall time when translating logic levels in the Y $\rightarrow$ A direction. ## D<sub>MAX, Y+A</sub> Guaranteed data rate when translating logic levels in the Y→A direction under the driving and loading conditions specified in Table 1. Cy Capacitance measured at Pin Y1 to Pin Y8 (EN = 0). Ity mon. Leakage current at Pin Y1 to Pin Y8 when EN = 0 (high impedance state at Pin Y1 to Pin Y8). VIHEN Logic input high voltage at the EN pin. VILEN Logic input low voltage at the EN pin. CEN Capacitance measured at EN pin. ILEN Enable (EN) pin leakage current. $t_{EN}$ Three-state enable time for Pin A1 to Pin A8/Pin Y1 to Pin Y8. t<sub>P, A→Y</sub> Propagation delay when translating logic levels in the $A\rightarrow Y$ direction. t<sub>R, A→Y</sub> Rise time when translating logic levels in the A→Y direction. tf, A→Y Fall time when translating logic levels in the A→Y direction. ## THEORY OF OPERATION The ADG3308/ADG3308-1 level translators allow the level shifting necessary for data transfer in a system where multiple supply voltages are used. The device requires two supplies, $V_{\text{CCA}}$ and $V_{\text{CCY}}$ ( $V_{\text{CCA}} \leq V_{\text{CCY}}$ ). These supplies set the logic levels on each side of the device. When driving the A pins, the device translates the $V_{\text{CCA}}$ compatible logic levels to $V_{\text{CCY}}$ compatible logic levels available at the Y pins. Similarly, because the device is capable of bidirectional translation, when driving the Y pins the $V_{\text{CCY}}$ compatible logic levels are translated to the $V_{\text{CCA}}$ compatible logic levels available at the A pins. When EN = 0, the A1 pin to the A8 pin and the Y1 pin to the Y8 pin are three-stated. When EN is driven high, the ADG3308/ADG3308-1 go into normal operation mode and perform level translation. #### LEVEL TRANSLATOR ARCHITECTURE The ADG3308/ADG3308-1 consist of eight bidirectional channels. Each channel can translate logic levels in either the A→Y or the Y→A direction. They use a one-shot accelerator architecture, ensuring excellent switching characteristics. Figure 39 shows a simplified block diagram of a bidirectional channel. Figure 39. Simplified Block Diagram of an ADG3308/ADG3308-1 Channel #### tskew yaa Difference between propagation delays on any two channels when translating logic levels in the $Y \rightarrow A$ direction. #### tppskew. YaA Difference in propagation delay between any one channel and the same channel on a different part (under same driving/ loading conditions) when translating in the Y→A direction. VCCA V<sub>CCA</sub> supply voltage. Vccy V<sub>CCY</sub> supply voltage. I<sub>CCA</sub> VCCA supply current. $I_{CC}$ V<sub>CCY</sub> supply current. IHIGH-ZA $V_{CCA}$ supply current during three-state mode (EN = 0). Inigh-zy Vccv supply current during three-state mode (EN = 0). ## INPUT DRIVING REQUIREMENTS To ensure correct operation of the ADG3308/ADG3308-1, the circuit that drives the input of the device should be able to ensure rise/fall times of less than 3 ns when driving a load consisting of a 6 k $\Omega$ resistor in parallel with the input capacitance of the ADG3308/ADG3308-1 channel. ## OUTPUT LOAD REQUIREMENTS The ADG3308/ADG3308-1 level translators are designed to drive CMOS-compatible loads. If current-driving capability is required, it is recommended to use buffers between the ADG3308/ADG3308-1 outputs and the load. #### **ENABLE OPERATION** The ADG3308/ADG3308-1 provide three-state operation at the A I/O pins and the Y I/O pins by using the enable (EN) pin, as shown in Table 4. Table 4. Truth Table | EN | Y I/O Pins | A I/O Pins | |----|-------------------------------|-------------------------------| | 0 | High-Z <sup>1</sup> | High-Z <sup>1</sup> | | 1 | Normal operation <sup>2</sup> | Normal operation <sup>2</sup> | <sup>&</sup>lt;sup>1</sup> High impedance state. When EN = 0, the ADG3308/ADG3308-1 enter into three-state mode. In this mode, the current consumption from both the $V_{\rm CCA}$ and $V_{\rm CCY}$ supplies is reduced, allowing the user to save power, which is critical, especially in battery-operated systems. The EN input pin can only be driven with $V_{\rm CCY}$ compatible logic levels for the ADG3308, whereas the ADG3308-1 can be driven with either $V_{\rm CCA}$ - or $V_{\rm CCY}$ compatible logic levels. ## **POWER SUPPLIES** For proper operation of the device, the voltage applied to the $V_{\text{CCA}}$ must always be less than or equal to the voltage applied to $V_{\text{CCY}}$ . To meet this condition, the recommended power-up sequence is $V_{\text{CCY}}$ first and then $V_{\text{CCA}}$ . The ADG3308/ADG3308-1 operate properly only after both supply voltages reach their <sup>&</sup>lt;sup>2</sup> In normal operation, the ADG3308/ADG3308-1 perform level translation. The logic level translation in the A→Y direction is performed using a level translator (U1) and an inverter (U2), whereas the translation in the Y→A direction is performed using the U3 inverter and U4 inverter. The one-shot generator detects a rising or falling edge present on either the A side or the Y side of the channel. It sends a short pulse that turns on the PMOS transistors (T1 and T2) for a rising edge, or the NMOS transistors (T3 and T4) for a falling edge. This charges/discharges the capacitive load faster, resulting in fast rise and fall times. The inputs of the unused channels (A or Y) should be tied to their corresponding $V_{CC}$ rail ( $V_{CCA}$ or $V_{CCY}$ ) or to GND. #### **DATA RATE** The maximum data rate at which the device is guaranteed to operate is a function of the $V_{CCA}$ and $V_{CCY}$ supply voltage combination and the load capacitance. It represents the maximum frequency of a square wave that can be applied to the I/O pins, ensuring that the device operates within the data sheet specifications in terms of output voltage ( $V_{OL}$ and $V_{OH}$ ) and power dissipation (the junction temperature does not exceed the value specified under the Absolute Maximum Ratings section). Table 5 shows the guaranteed data rates at which the ADG3308/ADG3308-1 can operate in both directions (A $\Rightarrow$ Y level translation or Y $\Rightarrow$ A level translation) for various $V_{CCA}$ and $V_{CCY}$ supply combinations. nominal values. It is not recommended to use the part in a system where, during power-up, $V_{\rm CCA}$ may be greater than $V_{\rm CCA}$ due to a significant increase in the current taken from the $V_{\rm CCA}$ supply. For optimum performance, the $V_{\rm CCA}$ and $V_{\rm CCY}$ pins should be decoupled to GND as close as possible to the device. Table 5. Guaranteed Data Rates1 | | Vccy | | | | | | |--------------------------|--------------------------|------------------------|------------------------|----------------------|--|--| | Vcca | 1.8 V (1.65 V to 1.95 V) | 2.5 V (2.3 V to 2.7 V) | 3.3 V (3.0 V to 3.6 V) | 5 V (4.5 V to 5.5 V) | | | | 1.2 V (1.15 V to 1.3 V) | 25 Mbps | 30 Mbps | 40 Mbps | 40 Mbps | | | | 1.8 V (1.65 V to 1.95 V) | | 45 Mbps | 50 Mbps | 50 Mbps | | | | 2.5 V (2.3 V to 2.7 V) | | | 60 Mbps | 50 Mbps | | | | 3.3 V (3.0 V to 3.6 V) | | | | 50 Mbps | | | | 5 V (4.5 V to 5.5 V) | | | | | | | ¹ The load capacitance used is 50 pF when translating in the A→Y direction and 15 pF when translating in the Y→A direction. ## **APPLICATIONS** The ADG3308/ADG3308-1 are designed for digital circuits that operate at different supply voltages; therefore, logic level translation is required. The lower voltage logic signals are connected to the A pins, and the higher voltage logic signals to the Y pins. The ADG3308/ADG3308-1 can provide level translation in both directions $(A \rightarrow Y \text{ or } Y \rightarrow A)$ on all eight channels, eliminating the need for a level translator IC for each direction. The internal architecture allows the ADG3308/ ADG3308-1 to perform bidirectional level translation without an additional signal to set the direction in which the translation is made. It also allows simultaneous data flow in both directions on the same part, for example, when two channels translate in the A→Y direction while the other two translate in the Y→A direction. This simplifies the design by eliminating the timing requirements for the direction signal and reduces the number of ICs used for level translation. Figure 40 shows an application where a 3.3 V microprocessor can read or write data to and from a 1.8 V peripheral device using an 8-bit bus. Figure 40. 1.8 V to 3.3 V 8-Bit Level Translation Circuit When the application requires level translation between a microprocessor and multiple peripheral devices, the ADG3308/ADG3308-1 I/O pins can be three-stated by setting EN = 0. This feature allows the ADG3308/ADG3308-1 to share the data buses with other devices without causing contention issues. Figure 41 shows an application where a 3.3 V microprocessor is connected to 1.8 V peripheral devices using the three-state feature. Figure 41. 1.8 V to 3.3 V Level Translation Circuit Using the Three-State Feature #### LAYOUT GUIDELINES As with any high speed digital IC, the printed circuit board layout is important in the overall performance of the circuit. Care should be taken to ensure proper power supply bypass and return paths for the high speed signals. Each $V_{\rm CC}$ pin ( $V_{\rm CCA}$ and $V_{\rm CCY}$ ) should be bypassed using low effective series resistance (ESR) and effective series inductance (ESI) capacitors placed as close as possible to the $V_{\rm CCA}$ and $V_{\rm CCY}$ pins. The parasitic inductance of the high speed signal track can cause significant overshoot. This effect can be reduced by keeping the length of the tracks as short as possible. A solid copper plane for the return path (GND) is also recommended.